

## WUXGA DESIGN REFERENCE BOARD

For Use with all eMagin WUXGA OLED Microdisplays

USER'S MANUAL VERSION 1.0

### TABLE OF CONTENTS

| 1. INTRODUCTION                                                      | 1       |
|----------------------------------------------------------------------|---------|
| 2. FEATURES                                                          | 1       |
|                                                                      | 1       |
| 3. SYSTEM REQUIREMENTS & SPECIFICATIONS                              | 1       |
| 3.1. System Requirements                                             | 1<br>2  |
|                                                                      | Z       |
| 4. INTERFACE CONNECTIONS & SETUP                                     | 3       |
| 4.1. Setup Flow Chart                                                | 3       |
| 4.2. Connect Display to the Design Reference Doard                   | 44<br>۸ |
| 4.0. Setup 1 C foi 1 lopei video Culput                              |         |
| 4.5. Power Down                                                      | 5       |
| 4.6. Brightness                                                      | 5       |
| 5 USING THE WUXGA DESIGN REFERENCE BOARD SOFTWARE                    | 5       |
| 5.1. Serial Interface Command Set                                    |         |
| 5.2. WUXGA Design Reference Board Software Utility                   | 5       |
| 5.2.1. Hardware Protocol                                             | 7       |
| 5.3. Downloading New Firmware Versions to the Design Reference Board | 8       |
| 5.3.1. Using the Firmware Download Utility                           | 8       |
| 6. ADVANCED USER INFORMATION                                         | 10      |
| 6.1. Microcontroller                                                 | 10      |
| 6.2. I C DUS                                                         | 10      |
| 6.4 Voltages                                                         | 10      |
| 6.5. Bias Control                                                    |         |
| 6.6. VCOM Mode                                                       | 12      |
| 6.7. Gamma                                                           | 12      |
| 6.7.1. Gamma Coefficients GC(0-8)                                    |         |
| 6.7.2. Preset Gamma Table descriptions                               | 13      |
| 6.7.4. Loading the LUT from a file                                   |         |
| 6.7.5. The "Read LUT" Button                                         | 13      |
| 6.7.6. System Gamma                                                  | 14      |
| 7. FPGA                                                              | 16      |
| 7.1. FPGA Register Map                                               | 16      |
| 8. REVISION HISTORY                                                  | 16      |

### List of Figures

| Figure 3-1 WUXGA Design Reference Board | 2 |
|-----------------------------------------|---|
| Figure 4-1 DRK Setup Flow Chart         | 3 |
| Figure 5-1 Firmware download utility    | 8 |



### **1. INTRODUCTION**

The WUXGA Design Reference Board provides the user a way of operating and testing an eMagin WUXGA OLED Microdisplay. This product was designed to deliver a complete tool for developers to evaluate and integrate eMagin WUXGA microdisplays into new products. The included software package provides access to the microdisplay's on-board register settings from any Windows-based PC through a serial port and supports all three types of WUXGA OLED Microdisplays:

### 2. FEATURES

- DVI Video Input
- RS-232 (serial) interface allows access to microdisplay registers
- Supporting Software (Windows)
- ON/OFF power switch

### 2.1. Software Features

- Read/write capabilities allow adjustments of microdisplay register settings to fine-tune image characteristics
- Software register control over the cathode voltage (Vcommon) input
- Software register control over the microdisplay's brightness
- Download and install new firmware files into your WUXGA Design Reference Board for easy upgrades and expanded functionality
- Save feature stores custom register settings for convenience

### **3. SYSTEM REQUIREMENTS & SPECIFICATIONS**

### 3.1. System Requirements

- For digital RGB inputs: A PC capable of producing a digital video output compliant with the DVI standard.
- Support software requires a Windows PC with an RS-232 serial port



### 3.2. WUXGA Design Reference Board

The WUXGA Design Reference Board is shown in figure 3-1 below. The major components are labeled for easier identification. The minimum requirements for displaying video on the WUXGA Design Reference Board are; a +9 Volt power supply connected to the power connector, a digital video source connected to the DVI connector and a WUXGA OLED connected to the display connector.



Figure 3-1 WUXGA Design Reference Board



## 4. INTERFACE CONNECTIONS & SETUP

### 4.1. Setup Flow Chart



Figure 4-1 DRK Setup Flow Chart



### 4.2. Connect Display to the Design Reference Board

The microdisplay connects to the Design Reference Board via a 40-pin board-toboard connector. The present version of the connector is <u>NOT</u> keyed so it is important to correctly orient the display. Refer to the picture below for the proper orientation. The Display Carrier board is connected as shown in figure 4-2 below.

Note: The WUXGA OLED can be damaged if it is not connected properly.



Figure 4-2 Display Carrier Board Connection Orientation

Lift the display by its sides and take care not to press on the glass lid or leave fingerprint marks on it. Insert the display into the Design Reference Board.

### 4.3. Setup PC for Proper Video Output

- The default compatible resolution is WUXGA (1920x1200) with a refresh rate of 60 Hz. If you are using this input set the video resolution for 1920x1200 in your PC's display properties.
- Ensure that the refresh rate to set to 60 Hz, or other supported refresh rate per the display specification.
- If you are using a laptop PC, you may need to export the video signal to an external monitor. This is usually accomplished through a keypress including the Fn key + a designated function key. See your PC's operation instructions for more information.



### 4.4. Power Up

• Set the power switch to the ON position.

### 4.5. Power Down

• Set the power switch to the OFF position.

### 4.6. Brightness

eMagin strongly recommends that you drive the microdisplay at the minimum luminance necessary for your application. This will extend the lifetime of the display to its maximum possible lifetime. As OLED microdisplays are emissive devices, driving the microdisplay at high bias levels will decrease its overall lifetime.

### 5. USING THE WUXGA DESIGN REFERENCE BOARD SOFTWARE

The WUXGA Design Reference Board includes a support software suite with the following functionality.

- Perform software microdisplay brightness adjustments
- Perform software adjustments of the Vcommon input to the microdisplay
- Download and install new versions of the WUXGA Design Reference Board firmware to update or provide new functionality using an RS-232 connection
- Read/write register values to the microdisplay and FPGA to control various characteristics (see your microdisplay's User Specification for more information)

### 5.1. Serial Interface Command Set

The WUXGA Design Reference Board Rev. 3 can be controlled by sending commands and data using the included RS-232 cable. The software package includes a file called **WUXGA\_SW\_V1\_3.exe** developed for this purpose.

### 5.2. WUXGA Design Reference Board Software Utility

- 1. Connect the serial cable to the PC (Port 1) and to the RS232 connector on the WUXGA Design Reference Board
- 2. Connect the power cable to the WUXGA Design Reference Board
- 3. Connect the video source to the WUXGA Design Reference Board
- 4. Turn on the WUXGA Design Reference Board
- 5. Start the **WUXGA\_SW\_V1\_3.exe** application and a screen should appear like that shown below:

| File CommPort    | ign Re<br>Bootloa | der           | ware | 1.5        |    |            |      |            |            |       |         |                   | ×              |
|------------------|-------------------|---------------|------|------------|----|------------|------|------------|------------|-------|---------|-------------------|----------------|
| and Tangan and a |                   | FW Ver        | sion | Brightness |    | 1          |      | Status     |            |       |         |                   |                |
| <b>∆eMa</b>      | gi                | n 1.5         |      |            | 1  |            |      | Get St     | atus       | OLE   | DF      | PGA VPG           |                |
| OLED Displa      | y Re              | gisters       |      |            |    |            |      | OLED EEP   | ROM        | Gam   | ma GC   | 0                 | FPGA Registers |
| STATUS           | 00                | VCOMCTL       | 3D   | DLYSEL     | 09 | SKFAST     | 00   |            |            | 8     | 1023    | Read              | STATE 00       |
| VINMODE          | 03                | VGMAX         | 0D   | LVDSCTL    | 04 | SKSLOW     | 7F   | Serial:    | CAKNR      | 7     | 796     | -                 | VIDMODE 03     |
| DISPMODE         | 00                | VCOM          | 50   | SKEWOL     | 3F | SYNCMOD    | 02   | Lot E      | E42527     | 6     | 659     | Write             | 02             |
| LFTPOS           | OC                | IDRF          | 50   | SKEWOH     | 00 | LUT_ADDR   | FF   | Wafer:     | 13H0       | 5     | 562     | System            |                |
| RGTPOS           | 0C                | DIMCTL        | 64   | SKEW1L     | 7E | LUT_DATAL  | 81   | Rea        | a 1        | 4     | 494     | 1.0               | Read           |
| TOPPOS           | OC.               | TREFDIV       | 20   | SKEW1H     | 00 | LUT DATAH  | 01   | - mea      | •          | 3     | 447     | 1.0               | Write          |
| BOTPOS           | ac.               | TEMPOFF       | 75   | SKEW2L     | 3F | LUT UPDAT  | 04   | Write      | Write      | 2     | 419     | (0.1 to 2.5)      | trine          |
| ROWRSTL          | 00                | TUPDATE       | FE   | SKEW2H     | 00 | RESERVED   | 00   | VGN Sign   |            | 1     | 385     | Set               |                |
| ROWRSTH          | 00                | TEMPOUT       | AS   | SKEW3L     | 36 | RESERVED   | 00   | Voltage    |            | E S   | 01      |                   |                |
| BAMPCTI          | 01                | ANGPWBDN      | 00   | SKEW3H     | 00 | RESERVED   | 00   |            | v          | 0     | 01      | Read LUT          |                |
| BAMPBST          | 00                | SYSPWRDN      | 00   | SKEW4L     | 25 |            | 00   |            |            |       |         |                   |                |
| BAMPCM           | 44                | TPMODE        | 00   | SKEW4H     | 00 |            | 1    | Rea        | d          | U     | pdate   | Load From<br>File |                |
| VDACMAX          | 74                | TPLINWTH      | 00   | SKEW5I     | 25 | Load Defai | ults |            |            |       |         |                   |                |
| RIASN            | /A                | TPCOLSP       | 00   | SKEWSH     | 31 |            |      | Device Te  | emp Calibr | ation | 25 .    |                   |                |
| GAMMASET         | 01                | TPROWSP       | 00   | SKEWSI     | 00 | r r        | 1    | 2 Wait for | device to  | ature | attom   |                   |                |
| VCONHODE         | 04                | TROUGR        | 00   | OVEWEL     | 3F | Read W     | rite | 3 Click *C | ALIBRATE   |       | at temp | Temp              |                |
| VCOMMODE         | 00                | IFCOLOR       | 07   | SKLWOIT    | 00 |            |      | C          | ALIBRATE   | 1     | Re      | ad C.             |                |
| Messages –       |                   |               |      |            |    |            |      |            |            | -     |         |                   |                |
|                  |                   |               | -    |            |    |            |      |            |            |       |         |                   | ^              |
| OLED MEM         | Addr              | 0 Data: 58    |      |            |    |            |      |            |            |       |         |                   | -              |
| OLED MEM         | Addr              | 2 Data: 4B    |      |            |    |            |      |            |            |       |         |                   |                |
| OLED MEM         | Addr              | 3 Data: 4E    |      |            |    |            |      |            |            |       |         |                   |                |
| OLED MEM         | Addr              | 4 Data: 52    |      |            |    |            |      |            |            |       |         |                   | ~              |
| Status:          | Por               | 1, 9600,n,8,1 |      |            |    |            |      |            |            |       |         |                   | 00:01:30       |

Figure 5-1 WUXGA Design Reference Board Software Utility

- 6. The application communicates with the PIC on the WUXGA Design Reference Board and reads the initial status of the "OLED", "FPGA" and "VPG". The result is then displayed as "green" buttons within the Status section on top right side of the software.
- 7. The read/write buttons shown in the "OLED Display Registers" panel will read/write the register settings in their corresponding boxes from/to the OLED microdisplay.
- 8. The read/write buttons displayed in the "FPGA Registers" panel will read/write the settings displayed in the register boxes from/to the WUXGA Design Reference Board's FPGA.
- 9. The read/write buttons displayed in the "GAMMA GC()" panel will read/write the values used in generating a Gamma table that resides in the FPGA
- 10. The read/write buttons displayed in the "OLED EEPROM" panel will read/write the values stored in the display's non-volatile memory.

### 5.2.1. Hardware Protocol

- 1 stop bit, no parity
- 9600 baud
- No hardware handshake



### 5.3. Downloading New Firmware Versions to the Design Reference Board

The ability to download new versions of the firmware ensures that you will have the latest functionality without having to send your WUXGA Design Reference Board for reprogramming. A utility that downloads and installs new firmware versions is included in the software package.

#### 5.3.1. Using the Firmware Download Utility

Firmware files can be downloaded as hex files. Before attempting to download and install new firmware versions make sure that you have received a firmware hex file from an eMagin source.

To load your firmware files, follow the following steps:

- 1. Connect the serial cable to the PC and to the RS232 connector on the WUXGA Design Reference Board
- 2. Connect the power cable to the WUXGA Design Reference Board.
- 3. Connect your video source to the WUXGA Design Reference Board.
- Start the WUXGA\_SW\_V1\_2.exe application. Select the "Bootloader" menu at the top of the form. A window should appear like that below:

| Bootloader V1.0            | × |
|----------------------------|---|
| File Serial                |   |
| Processor 18F2523  Program |   |
| COM Port 1                 |   |
| Messages Connect           |   |
| Not Connected              |   |

Figure 5-1 Firmware download utility

- 5. Make sure the following settings are shown
  - a. Processor = 18F2523
  - b. Com Port = 1
- 6. Click the "Program" button to find the hex file you wish to install. Note: The power on the WUXGA Design Reference Board should be off while setting up your download. Only turn on the power to the WUXGA Design Reference Board when you are ready to write your new firmware to the PIC.
- 7. When you turn on the WUXGA Design Reference Board the hex file should begin to upload. The progress bar will turn blue.



8. When the upload is complete, the WUXGA Design Reference Board will run.

## 6. ADVANCED USER INFORMATION

### 6.1. Microcontroller

The WUXGA Design Reference Board utilizes a Microchip PIC18F2523 microcontroller. This is a CMOS Flash microcontroller in a 28 pin package. Provisions are on the circuit board for in circuit reprogramming but are not accessible without opening the case. Please refer to the Microchip PIC18F2523 datasheet available from Microchip Technology Inc. for additional information about the microcontroller and programming.

The main function of the microcontroller is to communicate with the OLED display and the FPGA. All communication is over the internal  $I^2C$  bus and the microcontroller acts as the bus master. On power up the registers of the OLED and FPGA are initialized with the default settings programmed into the microcontroller. After initialization the microcontroller scans for user input and monitors the OLED and FPGA.

### 6.2. I<sup>2</sup>C bus

The microcontroller is the bus master and communication occurs at the standard 100KHz clock rate. The microcontroller, the OLED and the FPGA all operate from 2.5VDC so the I<sup>2</sup>C bus must also operate using 2.5V logic levels. The maximum speed allowed for I<sup>2</sup>C bus communication is 400KHz. Please refer to the Philips I<sup>2</sup>C bus specification available on the Philips website for detailed information.

### 6.3. System Hardware Overview

Figure 6-1 below is a block diagram of the main functions on the WUXGA Design Reference Board.





Figure 6-1 System level Block Diagram

### 6.4. Voltages

The power supply section of the WUXGA Design Reference Board consists of several voltage regulators, some of which are adjustable with potentiometers. Table 6-1 below describes the voltages and their purpose.

| Voltage | Range                       | Typical   | Purpose     |
|---------|-----------------------------|-----------|-------------|
| Vinput  | +6.0 Volts to +10Volts      | +9Volts   | Main Supply |
| V5      | 5Volts $\pm 10\%$ (fixed)   | 5 Volts   | LEDS, DAC   |
| V3.3    | 3.3Volts ±10% (fixed)       | 3.3 Volts | DVI, RS232  |
| V2.5    | 2.5Volts ±10% (fixed)       | 2.5 Volts | FPGA, OLED  |
| VAN     | 5.0V (adjustable with pot)  | 5.0 Volts | OLED Anode  |
| VPG     | -1.5V (adjustable with pot) | -1.5V     | OLED Bias   |
| VDD     | 1.8V ±10% (fixed)           | 1.8V      | OLED        |

Table 6-1 shows the board's various power supplies and their purposes

### 6.5. Bias Control

BIASN: Normal board – BIASN=1 gives the best results.



### 6.6. VCOM Mode

VCOMMODE:

Dimming: use register VCOM to set brightness level in Manual mode.

### 6.7. Gamma

To compensate for the non-linear dependency of luminance on the voltage of the OLED diode, the R, G and B signals include internal gamma correction to linearize the pixel response as a function of the input video signal. This gamma correction takes place in the FPGA.

The gamma correction consists of a nine segment piece-wise-linear function whose parameters are set from the pull-down menu or via registers in the "Gamma" panel on the windows software. All three color channels have the same PWL shape.

There are multiple ways to set the Gamma using the windows software. The Gamma section of the software is shown below.



Figure 6-5 The Gamma Section of the Software

#### 6.7.1. Gamma Coefficients GC(0-8)

The 9 boxes in the Gamma section represent the 9 segment piece-wise-linear function that defines the gamma curve. These 9 values are used to calculate the 256 element look-up-table (LUT) that is required to transform input video data into a gamma-corrected data signal for the microdisplay input port. The "Read" button will

retrieve the current 9 values from the microcontroller. The user can change any of the 9 values and see the resulting gamma corrected video by pressing the "Write" button.

### 6.7.2. Preset Gamma Table descriptions

There are 3 Gamma tables programmed into the Microcontroller firmware and can be selected from the windows software. They can be selected by using the pull-down menu in the lower left of the Gamma section. (Preset GAMMAS) Each table was calculated for a linear response at different luminance levels. For instance, Table 0 is for low luminance applications.

### 6.7.3. Using "Update LUT" Button for Auto-Gamma Correction

The software allows for the immediate update of the gamma tables with the push of a button, "Update LUT". This button, located in the center of the software form, tells the firmware to calculate the Gamma coefficients using the VGN signal provided by the WUXGA microdisplay. This feature allows the display gamma to be automatically adjusted for any operating conditions of temperature and brightness. The firmware calculates the 9 Gamma coefficients and then the full 256 value lookup table. This lookup table is then loaded, by the firmware, into the FPGA.

### 6.7.4. Loading the LUT from a file

The software allows for the loading of the gamma tables from a text file. The format is as follows;

### 1023

Each of the 256 values is on a separate line. This lookup table is then loaded, by the firmware, into the FPGA. There are 3 files shipped with the software package.

### 6.7.5. The "Read LUT" Button

The software allows for the reading of the full 256 values of the LUT using this button. The result is displayed in the message box at the bottom of the software.

The user can scroll through all the values or select and save to a text file. These LUT values are the values before being gray-coded.

#### 6.7.6. System Gamma

The software allows for the overall System Gamma to be set between 0.5 and 2.5 when using the Auto-Gamma feature. This System Gamma can be used to compensate for the gamma of the input video. For example, if the source video is gamma corrected to 2 then setting the System Gamma to 1.9 and pressing the "Set" button will give a better overall gamma response. This does not mean that there is a 1 to 1 relationship between input gamma and the System Gamma.

Figures 6-6 to 6-8 show the grayscale response for a display at several luminance settings obtained by using the "Update LUT" feature and the System Gamma set to 1.



Figure 6-6 Luminance Response for Auto Gamma at Low Luminance



Figure 6-7 Luminance Response for Auto Gamma at Typical Luminance



Figure 6-8 Luminance Response for Auto Gamma at High Luminance

## 7. FPGA

### 7.1. FPGA Register Map

| I2C Slave Address : 010110X |       |        |          |       |                                                                                                               |                                                                                                                                    |
|-----------------------------|-------|--------|----------|-------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Address<br>(Hex)            | Name  | Access | Bit Name | Bit # | Reset<br>Value<br>(Hex)                                                                                       | Description                                                                                                                        |
| 00                          | STATE | R      | REV      | 2-0   | 0                                                                                                             | Silicon Revision Number                                                                                                            |
|                             |       |        | INTER    | 2     | 0                                                                                                             | Interlaced video enable (if "1" then generated Field signal goes out to ENABLE pin)<br>0 = progressive video, 1 = Interlaced video |
| 01 VIDMODE                  | R/W   | VSPOL  | 1        | 0     | Input Video VSYNC polarity (for FPGA use only)<br>0 = negative sync, 1 = positive sync                        |                                                                                                                                    |
|                             |       | HSPOL  | 0        | 0     | Input Video HSYNC polarity (for FPGA use only)<br>0 = negative sync, 1 = positive sync                        |                                                                                                                                    |
|                             |       |        | PRBSEN   | 2     | 0                                                                                                             | Enable PRBS data out on LVDS_DAT[4] pair<br>0 = Normal data out, 1 = PRBS data out                                                 |
| 02 LVDSCTL                  | R/W   | ALNMOD | 1        | 0     | Align Mode Enable<br>0 = Normal, 1 = Align mode (Align data out to LVDS_DAT[2] pair when HS/ALGN<br>pin high) |                                                                                                                                    |
|                             |       |        | SKEWMOD  | 0     | 0                                                                                                             | Skew compansate mode enable<br>0 = Normal, 1 = Data and Clock out for auto skew compansate mode                                    |

## 8. REVISION HISTORY

| Revision Level | Date       | Description   |
|----------------|------------|---------------|
| А              | 10/17/2011 | Initial draft |
|                |            |               |
|                |            |               |
|                |            |               |
|                |            |               |
|                |            |               |
|                |            |               |